Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
902 |
902 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1152186991 |
1152069187 |
0 |
0 |
T1 |
684443 |
684374 |
0 |
0 |
T2 |
679707 |
679618 |
0 |
0 |
T3 |
2525 |
2466 |
0 |
0 |
T4 |
131040 |
131034 |
0 |
0 |
T5 |
103302 |
103293 |
0 |
0 |
T9 |
945 |
893 |
0 |
0 |
T10 |
34750 |
34665 |
0 |
0 |
T11 |
698 |
631 |
0 |
0 |
T12 |
75470 |
75391 |
0 |
0 |
T13 |
78341 |
78278 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1152186991 |
1152057373 |
0 |
2706 |
T1 |
684443 |
684371 |
0 |
3 |
T2 |
679707 |
679615 |
0 |
3 |
T3 |
2525 |
2463 |
0 |
3 |
T4 |
131040 |
131033 |
0 |
3 |
T5 |
103302 |
103293 |
0 |
3 |
T9 |
945 |
890 |
0 |
3 |
T10 |
34750 |
34662 |
0 |
3 |
T11 |
698 |
628 |
0 |
3 |
T12 |
75470 |
75388 |
0 |
3 |
T13 |
78341 |
78275 |
0 |
3 |