Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
901 |
901 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1069445761 |
1069317345 |
0 |
0 |
T1 |
53766 |
53652 |
0 |
0 |
T2 |
197205 |
197141 |
0 |
0 |
T3 |
156389 |
156339 |
0 |
0 |
T4 |
111484 |
111391 |
0 |
0 |
T5 |
120140 |
120135 |
0 |
0 |
T6 |
586855 |
586591 |
0 |
0 |
T9 |
514658 |
514643 |
0 |
0 |
T10 |
106991 |
106985 |
0 |
0 |
T11 |
281580 |
281509 |
0 |
0 |
T12 |
68583 |
68529 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1069445761 |
1069303863 |
0 |
2703 |
T1 |
53766 |
53619 |
0 |
3 |
T2 |
197205 |
197138 |
0 |
3 |
T3 |
156389 |
156336 |
0 |
3 |
T4 |
111484 |
111373 |
0 |
3 |
T5 |
120140 |
120135 |
0 |
3 |
T6 |
586855 |
586531 |
0 |
3 |
T9 |
514658 |
514642 |
0 |
3 |
T10 |
106991 |
106985 |
0 |
3 |
T11 |
281580 |
281506 |
0 |
3 |
T12 |
68583 |
68526 |
0 |
3 |