Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
904 |
904 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1165291725 |
1165169782 |
0 |
0 |
T1 |
70277 |
70205 |
0 |
0 |
T2 |
1306 |
1246 |
0 |
0 |
T3 |
768159 |
767785 |
0 |
0 |
T4 |
53481 |
53426 |
0 |
0 |
T5 |
161776 |
161724 |
0 |
0 |
T6 |
301476 |
301287 |
0 |
0 |
T7 |
952569 |
952343 |
0 |
0 |
T8 |
488398 |
488337 |
0 |
0 |
T9 |
34217 |
34166 |
0 |
0 |
T10 |
104473 |
104467 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1165291725 |
1165156295 |
0 |
2712 |
T1 |
70277 |
70202 |
0 |
3 |
T2 |
1306 |
1243 |
0 |
3 |
T3 |
768159 |
767707 |
0 |
3 |
T4 |
53481 |
53423 |
0 |
3 |
T5 |
161776 |
161721 |
0 |
3 |
T6 |
301476 |
301264 |
0 |
3 |
T7 |
952569 |
952240 |
0 |
3 |
T8 |
488398 |
488334 |
0 |
3 |
T9 |
34217 |
34163 |
0 |
3 |
T10 |
104473 |
104466 |
0 |
3 |