Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
897 |
897 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1094859116 |
1094740915 |
0 |
0 |
T1 |
451428 |
451366 |
0 |
0 |
T2 |
103291 |
103284 |
0 |
0 |
T3 |
212815 |
212810 |
0 |
0 |
T4 |
49051 |
49001 |
0 |
0 |
T5 |
111146 |
111063 |
0 |
0 |
T8 |
15123 |
15020 |
0 |
0 |
T9 |
166248 |
166241 |
0 |
0 |
T10 |
176955 |
176523 |
0 |
0 |
T11 |
72468 |
72402 |
0 |
0 |
T12 |
430940 |
430851 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1094859116 |
1094726821 |
0 |
2691 |
T1 |
451428 |
451363 |
0 |
3 |
T2 |
103291 |
103283 |
0 |
3 |
T3 |
212815 |
212810 |
0 |
3 |
T4 |
49051 |
48998 |
0 |
3 |
T5 |
111146 |
111050 |
0 |
3 |
T8 |
15123 |
15002 |
0 |
3 |
T9 |
166248 |
166241 |
0 |
3 |
T10 |
176955 |
176490 |
0 |
3 |
T11 |
72468 |
72399 |
0 |
3 |
T12 |
430940 |
430848 |
0 |
3 |