Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1114578750 |
1114452463 |
0 |
0 |
T1 |
113357 |
113262 |
0 |
0 |
T2 |
73864 |
73804 |
0 |
0 |
T3 |
139235 |
139204 |
0 |
0 |
T4 |
90715 |
90641 |
0 |
0 |
T5 |
76206 |
76145 |
0 |
0 |
T9 |
608396 |
608339 |
0 |
0 |
T10 |
95391 |
95337 |
0 |
0 |
T11 |
497548 |
497491 |
0 |
0 |
T12 |
709502 |
709437 |
0 |
0 |
T13 |
160829 |
160823 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1114578750 |
1114438494 |
0 |
2700 |
T1 |
113357 |
113259 |
0 |
3 |
T2 |
73864 |
73801 |
0 |
3 |
T3 |
139235 |
139199 |
0 |
3 |
T4 |
90715 |
90638 |
0 |
3 |
T5 |
76206 |
76142 |
0 |
3 |
T9 |
608396 |
608336 |
0 |
3 |
T10 |
95391 |
95334 |
0 |
3 |
T11 |
497548 |
497488 |
0 |
3 |
T12 |
709502 |
709434 |
0 |
3 |
T13 |
160829 |
160822 |
0 |
3 |