Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
901 |
901 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1199836091 |
1199723334 |
0 |
0 |
T1 |
823958 |
823901 |
0 |
0 |
T2 |
53678 |
53599 |
0 |
0 |
T3 |
44233 |
44096 |
0 |
0 |
T4 |
154110 |
154103 |
0 |
0 |
T5 |
219819 |
219749 |
0 |
0 |
T9 |
265349 |
265290 |
0 |
0 |
T10 |
78770 |
78706 |
0 |
0 |
T11 |
34758 |
34675 |
0 |
0 |
T12 |
77224 |
77167 |
0 |
0 |
T13 |
66549 |
66468 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1199836091 |
1199709738 |
0 |
2703 |
T1 |
823958 |
823898 |
0 |
3 |
T2 |
53678 |
53596 |
0 |
3 |
T3 |
44233 |
44078 |
0 |
3 |
T4 |
154110 |
154102 |
0 |
3 |
T5 |
219819 |
219746 |
0 |
3 |
T9 |
265349 |
265287 |
0 |
3 |
T10 |
78770 |
78703 |
0 |
3 |
T11 |
34758 |
34672 |
0 |
3 |
T12 |
77224 |
77164 |
0 |
3 |
T13 |
66549 |
66465 |
0 |
3 |