Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
| ALWAYS | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 124 |
1 |
1 |
| 128 |
1 |
1 |
| 168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
903 |
903 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1109975877 |
1109849231 |
0 |
0 |
| T1 |
722 |
669 |
0 |
0 |
| T2 |
693856 |
693786 |
0 |
0 |
| T3 |
1002 |
932 |
0 |
0 |
| T4 |
127428 |
127348 |
0 |
0 |
| T5 |
235880 |
235803 |
0 |
0 |
| T6 |
72432 |
72376 |
0 |
0 |
| T7 |
937335 |
937101 |
0 |
0 |
| T10 |
33661 |
33568 |
0 |
0 |
| T11 |
343783 |
343699 |
0 |
0 |
| T12 |
76206 |
76144 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1109975877 |
1109835937 |
0 |
2709 |
| T1 |
722 |
666 |
0 |
3 |
| T2 |
693856 |
693783 |
0 |
3 |
| T3 |
1002 |
929 |
0 |
3 |
| T4 |
127428 |
127345 |
0 |
3 |
| T5 |
235880 |
235800 |
0 |
3 |
| T6 |
72432 |
72373 |
0 |
3 |
| T7 |
937335 |
936979 |
0 |
3 |
| T10 |
33661 |
33565 |
0 |
3 |
| T11 |
343783 |
343696 |
0 |
3 |
| T12 |
76206 |
76141 |
0 |
3 |