Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1087764484 |
1087648593 |
0 |
0 |
T1 |
77420 |
77342 |
0 |
0 |
T2 |
807200 |
807118 |
0 |
0 |
T3 |
130949 |
130871 |
0 |
0 |
T4 |
587869 |
587720 |
0 |
0 |
T5 |
125896 |
125786 |
0 |
0 |
T7 |
54491 |
54441 |
0 |
0 |
T8 |
236836 |
236347 |
0 |
0 |
T9 |
52567 |
52398 |
0 |
0 |
T10 |
473168 |
473098 |
0 |
0 |
T11 |
137489 |
137481 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1087764484 |
1087635848 |
0 |
2700 |
T1 |
77420 |
77339 |
0 |
3 |
T2 |
807200 |
807115 |
0 |
3 |
T3 |
130949 |
130868 |
0 |
3 |
T4 |
587869 |
587648 |
0 |
3 |
T5 |
125896 |
125773 |
0 |
3 |
T7 |
54491 |
54438 |
0 |
3 |
T8 |
236836 |
236314 |
0 |
3 |
T9 |
52567 |
52365 |
0 |
3 |
T10 |
473168 |
473095 |
0 |
3 |
T11 |
137489 |
137481 |
0 |
3 |