Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1111644246 |
1111518189 |
0 |
0 |
T1 |
737843 |
737509 |
0 |
0 |
T2 |
80094 |
80026 |
0 |
0 |
T3 |
171260 |
171254 |
0 |
0 |
T4 |
103429 |
103423 |
0 |
0 |
T5 |
181431 |
181413 |
0 |
0 |
T6 |
365971 |
365910 |
0 |
0 |
T7 |
1138 |
1085 |
0 |
0 |
T8 |
33603 |
33523 |
0 |
0 |
T9 |
40828 |
40757 |
0 |
0 |
T10 |
69992 |
69939 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1111644246 |
1111505280 |
0 |
2700 |
T1 |
737843 |
737490 |
0 |
3 |
T2 |
80094 |
80023 |
0 |
3 |
T3 |
171260 |
171252 |
0 |
3 |
T4 |
103429 |
103423 |
0 |
3 |
T5 |
181431 |
181411 |
0 |
3 |
T6 |
365971 |
365907 |
0 |
3 |
T7 |
1138 |
1082 |
0 |
3 |
T8 |
33603 |
33520 |
0 |
3 |
T9 |
40828 |
40754 |
0 |
3 |
T10 |
69992 |
69936 |
0 |
3 |