Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
902 |
902 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1198463222 |
1198340122 |
0 |
0 |
T1 |
235061 |
234987 |
0 |
0 |
T2 |
980780 |
980712 |
0 |
0 |
T3 |
112268 |
112216 |
0 |
0 |
T4 |
705431 |
705407 |
0 |
0 |
T8 |
115056 |
115055 |
0 |
0 |
T9 |
135859 |
135853 |
0 |
0 |
T10 |
71269 |
71186 |
0 |
0 |
T11 |
394135 |
394066 |
0 |
0 |
T12 |
135480 |
135400 |
0 |
0 |
T13 |
482334 |
482258 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1198463222 |
1198326958 |
0 |
2706 |
T1 |
235061 |
234984 |
0 |
3 |
T2 |
980780 |
980709 |
0 |
3 |
T3 |
112268 |
112213 |
0 |
3 |
T4 |
705431 |
705405 |
0 |
3 |
T8 |
115056 |
115055 |
0 |
3 |
T9 |
135859 |
135853 |
0 |
3 |
T10 |
71269 |
71183 |
0 |
3 |
T11 |
394135 |
394063 |
0 |
3 |
T12 |
135480 |
135397 |
0 |
3 |
T13 |
482334 |
482255 |
0 |
3 |