Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
903 |
903 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1101385006 |
1101269306 |
0 |
0 |
T1 |
419612 |
419548 |
0 |
0 |
T2 |
291620 |
291556 |
0 |
0 |
T3 |
78676 |
78614 |
0 |
0 |
T4 |
224869 |
224862 |
0 |
0 |
T5 |
320890 |
320827 |
0 |
0 |
T6 |
74480 |
74368 |
0 |
0 |
T10 |
103102 |
103095 |
0 |
0 |
T11 |
71816 |
71765 |
0 |
0 |
T12 |
392560 |
392508 |
0 |
0 |
T13 |
119708 |
119708 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1101385006 |
1101256194 |
0 |
2709 |
T1 |
419612 |
419545 |
0 |
3 |
T2 |
291620 |
291553 |
0 |
3 |
T3 |
78676 |
78611 |
0 |
3 |
T4 |
224869 |
224861 |
0 |
3 |
T5 |
320890 |
320824 |
0 |
3 |
T6 |
74480 |
74350 |
0 |
3 |
T10 |
103102 |
103094 |
0 |
3 |
T11 |
71816 |
71762 |
0 |
3 |
T12 |
392560 |
392505 |
0 |
3 |
T13 |
119708 |
119708 |
0 |
3 |