Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
903 |
903 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1063663267 |
1063543605 |
0 |
0 |
T1 |
604460 |
604381 |
0 |
0 |
T2 |
222607 |
222594 |
0 |
0 |
T3 |
495261 |
495191 |
0 |
0 |
T4 |
168954 |
168949 |
0 |
0 |
T8 |
452505 |
452424 |
0 |
0 |
T9 |
114520 |
114412 |
0 |
0 |
T10 |
208608 |
208603 |
0 |
0 |
T11 |
547413 |
547346 |
0 |
0 |
T12 |
82489 |
82321 |
0 |
0 |
T13 |
286404 |
286340 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1063663267 |
1063530243 |
0 |
2709 |
T1 |
604460 |
604378 |
0 |
3 |
T2 |
222607 |
222593 |
0 |
3 |
T3 |
495261 |
495188 |
0 |
3 |
T4 |
168954 |
168949 |
0 |
3 |
T8 |
452505 |
452421 |
0 |
3 |
T9 |
114520 |
114379 |
0 |
3 |
T10 |
208608 |
208603 |
0 |
3 |
T11 |
547413 |
547343 |
0 |
3 |
T12 |
82489 |
82288 |
0 |
3 |
T13 |
286404 |
286337 |
0 |
3 |