Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1116310233 |
1116184507 |
0 |
0 |
T1 |
158486 |
158160 |
0 |
0 |
T2 |
78394 |
78344 |
0 |
0 |
T3 |
324283 |
324278 |
0 |
0 |
T4 |
36377 |
36311 |
0 |
0 |
T5 |
75278 |
75192 |
0 |
0 |
T6 |
827076 |
827030 |
0 |
0 |
T9 |
296460 |
296452 |
0 |
0 |
T10 |
787 |
691 |
0 |
0 |
T11 |
534973 |
534894 |
0 |
0 |
T12 |
232475 |
232470 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1116310233 |
1116170357 |
0 |
2700 |
T1 |
158486 |
158127 |
0 |
3 |
T2 |
78394 |
78341 |
0 |
3 |
T3 |
324283 |
324278 |
0 |
3 |
T4 |
36377 |
36308 |
0 |
3 |
T5 |
75278 |
75189 |
0 |
3 |
T6 |
827076 |
827020 |
0 |
3 |
T9 |
296460 |
296452 |
0 |
3 |
T10 |
787 |
688 |
0 |
3 |
T11 |
534973 |
534891 |
0 |
3 |
T12 |
232475 |
232469 |
0 |
3 |