Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
905 |
905 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1176884530 |
1176764445 |
0 |
0 |
T1 |
927396 |
927343 |
0 |
0 |
T2 |
998302 |
998245 |
0 |
0 |
T3 |
640614 |
640558 |
0 |
0 |
T4 |
640750 |
640559 |
0 |
0 |
T5 |
339690 |
339612 |
0 |
0 |
T6 |
154084 |
154078 |
0 |
0 |
T9 |
636 |
586 |
0 |
0 |
T10 |
69424 |
69354 |
0 |
0 |
T11 |
66956 |
66563 |
0 |
0 |
T12 |
75164 |
75072 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1176884530 |
1176751635 |
0 |
2715 |
T1 |
927396 |
927340 |
0 |
3 |
T2 |
998302 |
998242 |
0 |
3 |
T3 |
640614 |
640555 |
0 |
3 |
T4 |
640750 |
640472 |
0 |
3 |
T5 |
339690 |
339609 |
0 |
3 |
T6 |
154084 |
154078 |
0 |
3 |
T9 |
636 |
583 |
0 |
3 |
T10 |
69424 |
69351 |
0 |
3 |
T11 |
66956 |
66545 |
0 |
3 |
T12 |
75164 |
75069 |
0 |
3 |