Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
773 |
773 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
673098491 |
673010602 |
0 |
0 |
T1 |
936011 |
935373 |
0 |
0 |
T2 |
1178 |
1106 |
0 |
0 |
T3 |
104477 |
104423 |
0 |
0 |
T4 |
45335 |
45285 |
0 |
0 |
T5 |
121426 |
121334 |
0 |
0 |
T6 |
870373 |
870306 |
0 |
0 |
T9 |
1011 |
960 |
0 |
0 |
T10 |
1110 |
1029 |
0 |
0 |
T11 |
100903 |
100838 |
0 |
0 |
T12 |
45594 |
45506 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
673098491 |
673003005 |
0 |
2319 |
T1 |
936011 |
935271 |
0 |
3 |
T2 |
1178 |
1103 |
0 |
3 |
T3 |
104477 |
104420 |
0 |
3 |
T4 |
45335 |
45282 |
0 |
3 |
T5 |
121426 |
121316 |
0 |
3 |
T6 |
870373 |
870303 |
0 |
3 |
T9 |
1011 |
957 |
0 |
3 |
T10 |
1110 |
1026 |
0 |
3 |
T11 |
100903 |
100835 |
0 |
3 |
T12 |
45594 |
45503 |
0 |
3 |