Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
769 |
769 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
686627242 |
686544798 |
0 |
0 |
T1 |
72242 |
72167 |
0 |
0 |
T2 |
94541 |
94449 |
0 |
0 |
T3 |
75875 |
75799 |
0 |
0 |
T4 |
138526 |
138520 |
0 |
0 |
T5 |
166280 |
166273 |
0 |
0 |
T6 |
68113 |
68042 |
0 |
0 |
T7 |
84093 |
84002 |
0 |
0 |
T8 |
923586 |
923356 |
0 |
0 |
T11 |
928664 |
928591 |
0 |
0 |
T12 |
419203 |
419126 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
686627242 |
686536846 |
0 |
2307 |
T1 |
72242 |
72164 |
0 |
3 |
T2 |
94541 |
94446 |
0 |
3 |
T3 |
75875 |
75796 |
0 |
3 |
T4 |
138526 |
138519 |
0 |
3 |
T5 |
166280 |
166272 |
0 |
3 |
T6 |
68113 |
68039 |
0 |
3 |
T7 |
84093 |
83999 |
0 |
3 |
T8 |
923586 |
923257 |
0 |
3 |
T11 |
928664 |
928588 |
0 |
3 |
T12 |
419203 |
419123 |
0 |
3 |