Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
898 |
898 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1105804650 |
1105679473 |
0 |
0 |
T1 |
197007 |
196891 |
0 |
0 |
T2 |
40926 |
40848 |
0 |
0 |
T3 |
288465 |
288380 |
0 |
0 |
T4 |
108476 |
108396 |
0 |
0 |
T5 |
198873 |
198836 |
0 |
0 |
T8 |
71976 |
71902 |
0 |
0 |
T9 |
33789 |
33733 |
0 |
0 |
T10 |
435598 |
435511 |
0 |
0 |
T11 |
197689 |
197559 |
0 |
0 |
T12 |
75689 |
75624 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1105804650 |
1105665986 |
0 |
2694 |
T1 |
197007 |
196858 |
0 |
3 |
T2 |
40926 |
40845 |
0 |
3 |
T3 |
288465 |
288377 |
0 |
3 |
T4 |
108476 |
108393 |
0 |
3 |
T5 |
198873 |
198826 |
0 |
3 |
T8 |
71976 |
71899 |
0 |
3 |
T9 |
33789 |
33730 |
0 |
3 |
T10 |
435598 |
435508 |
0 |
3 |
T11 |
197689 |
197526 |
0 |
3 |
T12 |
75689 |
75621 |
0 |
3 |