Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1138802696 |
1138683019 |
0 |
0 |
T1 |
99864 |
99810 |
0 |
0 |
T2 |
659511 |
658117 |
0 |
0 |
T3 |
159380 |
159305 |
0 |
0 |
T4 |
754315 |
754126 |
0 |
0 |
T5 |
657415 |
657330 |
0 |
0 |
T7 |
693399 |
693324 |
0 |
0 |
T8 |
138477 |
138472 |
0 |
0 |
T9 |
155107 |
155101 |
0 |
0 |
T10 |
471967 |
471876 |
0 |
0 |
T11 |
69062 |
68990 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1138802696 |
1138669738 |
0 |
2700 |
T1 |
99864 |
99807 |
0 |
3 |
T2 |
659511 |
658069 |
0 |
3 |
T3 |
159380 |
159302 |
0 |
3 |
T4 |
754315 |
754027 |
0 |
3 |
T5 |
657415 |
657327 |
0 |
3 |
T7 |
693399 |
693321 |
0 |
3 |
T8 |
138477 |
138472 |
0 |
3 |
T9 |
155107 |
155101 |
0 |
3 |
T10 |
471967 |
471873 |
0 |
3 |
T11 |
69062 |
68987 |
0 |
3 |