Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
899 |
899 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1154479480 |
1154358771 |
0 |
0 |
T1 |
115683 |
115676 |
0 |
0 |
T2 |
663798 |
663713 |
0 |
0 |
T3 |
53637 |
53525 |
0 |
0 |
T4 |
263040 |
262972 |
0 |
0 |
T5 |
579178 |
579113 |
0 |
0 |
T6 |
840294 |
840118 |
0 |
0 |
T9 |
75544 |
75472 |
0 |
0 |
T10 |
122083 |
122028 |
0 |
0 |
T11 |
246008 |
245913 |
0 |
0 |
T12 |
393965 |
393907 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1154479480 |
1154344795 |
0 |
2697 |
T1 |
115683 |
115676 |
0 |
3 |
T2 |
663798 |
663710 |
0 |
3 |
T3 |
53637 |
53492 |
0 |
3 |
T4 |
263040 |
262969 |
0 |
3 |
T5 |
579178 |
579110 |
0 |
3 |
T6 |
840294 |
840041 |
0 |
3 |
T9 |
75544 |
75469 |
0 |
3 |
T10 |
122083 |
122025 |
0 |
3 |
T11 |
246008 |
245910 |
0 |
3 |
T12 |
393965 |
393904 |
0 |
3 |