Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
899 |
899 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1312503086 |
1312377837 |
0 |
0 |
T1 |
72633 |
72546 |
0 |
0 |
T2 |
505764 |
505625 |
0 |
0 |
T3 |
308610 |
308531 |
0 |
0 |
T4 |
251419 |
251359 |
0 |
0 |
T5 |
135266 |
135239 |
0 |
0 |
T7 |
74841 |
74788 |
0 |
0 |
T8 |
103607 |
103606 |
0 |
0 |
T9 |
67967 |
67907 |
0 |
0 |
T10 |
272846 |
272776 |
0 |
0 |
T11 |
113492 |
113433 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1312503086 |
1312363698 |
0 |
2697 |
T1 |
72633 |
72543 |
0 |
3 |
T2 |
505764 |
505558 |
0 |
3 |
T3 |
308610 |
308528 |
0 |
3 |
T4 |
251419 |
251356 |
0 |
3 |
T5 |
135266 |
135227 |
0 |
3 |
T7 |
74841 |
74785 |
0 |
3 |
T8 |
103607 |
103606 |
0 |
3 |
T9 |
67967 |
67904 |
0 |
3 |
T10 |
272846 |
272773 |
0 |
3 |
T11 |
113492 |
113430 |
0 |
3 |