Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
899 |
899 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1094219754 |
1094083543 |
0 |
0 |
T1 |
132304 |
132250 |
0 |
0 |
T2 |
346374 |
346319 |
0 |
0 |
T3 |
73455 |
73403 |
0 |
0 |
T4 |
129513 |
129510 |
0 |
0 |
T5 |
212503 |
212495 |
0 |
0 |
T6 |
215297 |
215268 |
0 |
0 |
T8 |
904 |
837 |
0 |
0 |
T9 |
33922 |
33862 |
0 |
0 |
T10 |
67677 |
67618 |
0 |
0 |
T11 |
71606 |
71524 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1094219754 |
1094068944 |
0 |
2697 |
T1 |
132304 |
132247 |
0 |
3 |
T2 |
346374 |
346316 |
0 |
3 |
T3 |
73455 |
73400 |
0 |
3 |
T4 |
129513 |
129509 |
0 |
3 |
T5 |
212503 |
212495 |
0 |
3 |
T6 |
215297 |
215267 |
0 |
3 |
T8 |
904 |
834 |
0 |
3 |
T9 |
33922 |
33859 |
0 |
3 |
T10 |
67677 |
67615 |
0 |
3 |
T11 |
71606 |
71521 |
0 |
3 |