Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1157680976 |
1157560289 |
0 |
0 |
T1 |
437407 |
437332 |
0 |
0 |
T2 |
295545 |
295476 |
0 |
0 |
T3 |
243466 |
243381 |
0 |
0 |
T4 |
675641 |
675588 |
0 |
0 |
T5 |
148244 |
148238 |
0 |
0 |
T9 |
34024 |
33930 |
0 |
0 |
T10 |
138251 |
138245 |
0 |
0 |
T11 |
69434 |
69379 |
0 |
0 |
T12 |
758 |
689 |
0 |
0 |
T13 |
286933 |
286703 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1157680976 |
1157547348 |
0 |
2700 |
T1 |
437407 |
437329 |
0 |
3 |
T2 |
295545 |
295473 |
0 |
3 |
T3 |
243466 |
243378 |
0 |
3 |
T4 |
675641 |
675585 |
0 |
3 |
T5 |
148244 |
148238 |
0 |
3 |
T9 |
34024 |
33927 |
0 |
3 |
T10 |
138251 |
138245 |
0 |
3 |
T11 |
69434 |
69376 |
0 |
3 |
T12 |
758 |
686 |
0 |
3 |
T13 |
286933 |
286670 |
0 |
3 |