Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
| ALWAYS | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 124 |
1 |
1 |
| 128 |
1 |
1 |
| 168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
902 |
902 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1138440135 |
1138322638 |
0 |
0 |
| T1 |
809224 |
809151 |
0 |
0 |
| T2 |
106503 |
106449 |
0 |
0 |
| T3 |
114089 |
114079 |
0 |
0 |
| T4 |
108275 |
108246 |
0 |
0 |
| T5 |
599946 |
599912 |
0 |
0 |
| T7 |
887 |
830 |
0 |
0 |
| T8 |
188773 |
188768 |
0 |
0 |
| T9 |
139280 |
139202 |
0 |
0 |
| T10 |
137066 |
137061 |
0 |
0 |
| T11 |
977641 |
977564 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1138440135 |
1138309033 |
0 |
2706 |
| T1 |
809224 |
809148 |
0 |
3 |
| T2 |
106503 |
106446 |
0 |
3 |
| T3 |
114089 |
114079 |
0 |
3 |
| T4 |
108275 |
108235 |
0 |
3 |
| T5 |
599946 |
599906 |
0 |
3 |
| T7 |
887 |
827 |
0 |
3 |
| T8 |
188773 |
188768 |
0 |
3 |
| T9 |
139280 |
139199 |
0 |
3 |
| T10 |
137066 |
137060 |
0 |
3 |
| T11 |
977641 |
977561 |
0 |
3 |