Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
903 |
903 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1112094489 |
1111969229 |
0 |
0 |
T1 |
134508 |
134502 |
0 |
0 |
T2 |
24705 |
24621 |
0 |
0 |
T3 |
158052 |
157961 |
0 |
0 |
T4 |
233765 |
233709 |
0 |
0 |
T5 |
40418 |
40347 |
0 |
0 |
T6 |
101653 |
101572 |
0 |
0 |
T9 |
70511 |
70430 |
0 |
0 |
T10 |
180189 |
180179 |
0 |
0 |
T11 |
1316 |
1265 |
0 |
0 |
T12 |
158447 |
158382 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1112094489 |
1111955772 |
0 |
2709 |
T1 |
134508 |
134502 |
0 |
3 |
T2 |
24705 |
24603 |
0 |
3 |
T3 |
158052 |
157958 |
0 |
3 |
T4 |
233765 |
233706 |
0 |
3 |
T5 |
40418 |
40344 |
0 |
3 |
T6 |
101653 |
101564 |
0 |
3 |
T9 |
70511 |
70427 |
0 |
3 |
T10 |
180189 |
180179 |
0 |
3 |
T11 |
1316 |
1262 |
0 |
3 |
T12 |
158447 |
158379 |
0 |
3 |