Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
| ALWAYS | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 124 |
1 |
1 |
| 128 |
1 |
1 |
| 168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
900 |
900 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1060011121 |
1059891990 |
0 |
0 |
| T1 |
74422 |
74363 |
0 |
0 |
| T2 |
68438 |
68375 |
0 |
0 |
| T3 |
27670 |
27491 |
0 |
0 |
| T4 |
206722 |
206716 |
0 |
0 |
| T5 |
40489 |
40429 |
0 |
0 |
| T9 |
77354 |
77288 |
0 |
0 |
| T10 |
34773 |
34702 |
0 |
0 |
| T11 |
34075 |
33983 |
0 |
0 |
| T12 |
33500 |
33419 |
0 |
0 |
| T13 |
334069 |
333990 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1060011121 |
1059878019 |
0 |
2700 |
| T1 |
74422 |
74360 |
0 |
3 |
| T2 |
68438 |
68372 |
0 |
3 |
| T3 |
27670 |
27473 |
0 |
3 |
| T4 |
206722 |
206716 |
0 |
3 |
| T5 |
40489 |
40426 |
0 |
3 |
| T9 |
77354 |
77285 |
0 |
3 |
| T10 |
34773 |
34699 |
0 |
3 |
| T11 |
34075 |
33980 |
0 |
3 |
| T12 |
33500 |
33416 |
0 |
3 |
| T13 |
334069 |
333987 |
0 |
3 |