Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
896 |
896 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1114564980 |
1114449635 |
0 |
0 |
T1 |
697684 |
697615 |
0 |
0 |
T2 |
86859 |
86768 |
0 |
0 |
T3 |
149731 |
149726 |
0 |
0 |
T4 |
172338 |
172337 |
0 |
0 |
T5 |
133522 |
133493 |
0 |
0 |
T6 |
865147 |
864901 |
0 |
0 |
T8 |
263120 |
263065 |
0 |
0 |
T9 |
133327 |
133321 |
0 |
0 |
T10 |
491897 |
491833 |
0 |
0 |
T11 |
94878 |
94465 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1114564980 |
1114436045 |
0 |
2688 |
T1 |
697684 |
697612 |
0 |
3 |
T2 |
86859 |
86765 |
0 |
3 |
T3 |
149731 |
149725 |
0 |
3 |
T4 |
172338 |
172337 |
0 |
3 |
T5 |
133522 |
133478 |
0 |
3 |
T6 |
865147 |
864811 |
0 |
3 |
T8 |
263120 |
263062 |
0 |
3 |
T9 |
133327 |
133321 |
0 |
3 |
T10 |
491897 |
491830 |
0 |
3 |
T11 |
94878 |
94447 |
0 |
3 |