Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
899 |
899 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144473425 |
1144349297 |
0 |
0 |
T1 |
102838 |
102833 |
0 |
0 |
T2 |
75781 |
75727 |
0 |
0 |
T3 |
68046 |
67992 |
0 |
0 |
T4 |
539380 |
539318 |
0 |
0 |
T5 |
29003 |
28903 |
0 |
0 |
T6 |
127565 |
127557 |
0 |
0 |
T10 |
34452 |
34385 |
0 |
0 |
T11 |
394478 |
394419 |
0 |
0 |
T12 |
37107 |
37057 |
0 |
0 |
T13 |
439964 |
439903 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1144473425 |
1144336315 |
0 |
2697 |
T1 |
102838 |
102833 |
0 |
3 |
T2 |
75781 |
75724 |
0 |
3 |
T3 |
68046 |
67989 |
0 |
3 |
T4 |
539380 |
539315 |
0 |
3 |
T5 |
29003 |
28885 |
0 |
3 |
T6 |
127565 |
127557 |
0 |
3 |
T10 |
34452 |
34382 |
0 |
3 |
T11 |
394478 |
394416 |
0 |
3 |
T12 |
37107 |
37054 |
0 |
3 |
T13 |
439964 |
439900 |
0 |
3 |