Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
899 |
899 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1089242044 |
1089119091 |
0 |
0 |
T1 |
35334 |
35264 |
0 |
0 |
T2 |
532023 |
531849 |
0 |
0 |
T3 |
863339 |
863258 |
0 |
0 |
T4 |
81749 |
81668 |
0 |
0 |
T7 |
74109 |
74032 |
0 |
0 |
T8 |
1660 |
1609 |
0 |
0 |
T9 |
72013 |
71960 |
0 |
0 |
T10 |
1617 |
1552 |
0 |
0 |
T11 |
74437 |
74317 |
0 |
0 |
T12 |
66528 |
66436 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1089242044 |
1089105945 |
0 |
2697 |
T1 |
35334 |
35261 |
0 |
3 |
T2 |
532023 |
531762 |
0 |
3 |
T3 |
863339 |
863255 |
0 |
3 |
T4 |
81749 |
81665 |
0 |
3 |
T7 |
74109 |
74029 |
0 |
3 |
T8 |
1660 |
1606 |
0 |
3 |
T9 |
72013 |
71957 |
0 |
3 |
T10 |
1617 |
1549 |
0 |
3 |
T11 |
74437 |
74284 |
0 |
3 |
T12 |
66528 |
66433 |
0 |
3 |