Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1091777516 |
1091660830 |
0 |
0 |
T1 |
157543 |
157469 |
0 |
0 |
T2 |
143973 |
143967 |
0 |
0 |
T3 |
161756 |
161601 |
0 |
0 |
T4 |
157977 |
157914 |
0 |
0 |
T5 |
196141 |
196136 |
0 |
0 |
T6 |
476461 |
476390 |
0 |
0 |
T7 |
109589 |
109553 |
0 |
0 |
T9 |
51946 |
51882 |
0 |
0 |
T10 |
126578 |
126573 |
0 |
0 |
T11 |
72151 |
72098 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1091777516 |
1091647540 |
0 |
2700 |
T1 |
157543 |
157466 |
0 |
3 |
T2 |
143973 |
143967 |
0 |
3 |
T3 |
161756 |
161568 |
0 |
3 |
T4 |
157977 |
157911 |
0 |
3 |
T5 |
196141 |
196136 |
0 |
3 |
T6 |
476461 |
476372 |
0 |
3 |
T7 |
109589 |
109543 |
0 |
3 |
T9 |
51946 |
51879 |
0 |
3 |
T10 |
126578 |
126572 |
0 |
3 |
T11 |
72151 |
72095 |
0 |
3 |