Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
901 |
901 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1149421057 |
1149302193 |
0 |
0 |
T1 |
115702 |
115628 |
0 |
0 |
T2 |
577384 |
577317 |
0 |
0 |
T3 |
53192 |
53064 |
0 |
0 |
T4 |
44424 |
44349 |
0 |
0 |
T8 |
1833 |
1775 |
0 |
0 |
T9 |
108557 |
108494 |
0 |
0 |
T10 |
524978 |
524916 |
0 |
0 |
T11 |
489348 |
489297 |
0 |
0 |
T12 |
242265 |
242233 |
0 |
0 |
T13 |
502650 |
502592 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1149421057 |
1149288892 |
0 |
2703 |
T1 |
115702 |
115625 |
0 |
3 |
T2 |
577384 |
577314 |
0 |
3 |
T3 |
53192 |
53031 |
0 |
3 |
T4 |
44424 |
44346 |
0 |
3 |
T8 |
1833 |
1772 |
0 |
3 |
T9 |
108557 |
108491 |
0 |
3 |
T10 |
524978 |
524913 |
0 |
3 |
T11 |
489348 |
489294 |
0 |
3 |
T12 |
242265 |
242231 |
0 |
3 |
T13 |
502650 |
502589 |
0 |
3 |