Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
902 |
902 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1221780372 |
1221665724 |
0 |
0 |
T1 |
269320 |
269265 |
0 |
0 |
T2 |
33854 |
33784 |
0 |
0 |
T3 |
155214 |
155208 |
0 |
0 |
T4 |
436195 |
436116 |
0 |
0 |
T5 |
157096 |
157090 |
0 |
0 |
T6 |
886896 |
886844 |
0 |
0 |
T7 |
233275 |
233224 |
0 |
0 |
T9 |
1458 |
1387 |
0 |
0 |
T10 |
315807 |
315802 |
0 |
0 |
T11 |
291873 |
291867 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1221780372 |
1221652886 |
0 |
2706 |
T1 |
269320 |
269262 |
0 |
3 |
T2 |
33854 |
33781 |
0 |
3 |
T3 |
155214 |
155207 |
0 |
3 |
T4 |
436195 |
436113 |
0 |
3 |
T5 |
157096 |
157090 |
0 |
3 |
T6 |
886896 |
886825 |
0 |
3 |
T7 |
233275 |
233211 |
0 |
3 |
T9 |
1458 |
1384 |
0 |
3 |
T10 |
315807 |
315802 |
0 |
3 |
T11 |
291873 |
291867 |
0 |
3 |