Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
903 |
903 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1221826609 |
1221691566 |
0 |
0 |
T1 |
112802 |
112795 |
0 |
0 |
T2 |
161003 |
160996 |
0 |
0 |
T3 |
491426 |
491340 |
0 |
0 |
T4 |
318010 |
318003 |
0 |
0 |
T5 |
850234 |
850050 |
0 |
0 |
T8 |
34568 |
34514 |
0 |
0 |
T9 |
68384 |
68322 |
0 |
0 |
T10 |
275067 |
275062 |
0 |
0 |
T11 |
33835 |
33781 |
0 |
0 |
T12 |
443055 |
442999 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1221826609 |
1221677573 |
0 |
2709 |
T1 |
112802 |
112795 |
0 |
3 |
T2 |
161003 |
160996 |
0 |
3 |
T3 |
491426 |
491337 |
0 |
3 |
T4 |
318010 |
318003 |
0 |
3 |
T5 |
850234 |
849946 |
0 |
3 |
T8 |
34568 |
34511 |
0 |
3 |
T9 |
68384 |
68319 |
0 |
3 |
T10 |
275067 |
275062 |
0 |
3 |
T11 |
33835 |
33778 |
0 |
3 |
T12 |
443055 |
442996 |
0 |
3 |