Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
898 |
898 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1147703484 |
1147578839 |
0 |
0 |
T1 |
147836 |
147828 |
0 |
0 |
T2 |
364691 |
364539 |
0 |
0 |
T3 |
126297 |
126292 |
0 |
0 |
T4 |
130751 |
130627 |
0 |
0 |
T8 |
485795 |
485737 |
0 |
0 |
T9 |
1036 |
966 |
0 |
0 |
T10 |
639059 |
638972 |
0 |
0 |
T11 |
131150 |
131084 |
0 |
0 |
T12 |
261622 |
261565 |
0 |
0 |
T13 |
581888 |
581828 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1147703484 |
1147565174 |
0 |
2694 |
T1 |
147836 |
147828 |
0 |
3 |
T2 |
364691 |
364484 |
0 |
3 |
T3 |
126297 |
126292 |
0 |
3 |
T4 |
130751 |
130594 |
0 |
3 |
T8 |
485795 |
485734 |
0 |
3 |
T9 |
1036 |
963 |
0 |
3 |
T10 |
639059 |
638969 |
0 |
3 |
T11 |
131150 |
131081 |
0 |
3 |
T12 |
261622 |
261562 |
0 |
3 |
T13 |
581888 |
581825 |
0 |
3 |