Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
895 |
895 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1072364029 |
1072240317 |
0 |
0 |
T1 |
723811 |
723758 |
0 |
0 |
T2 |
92601 |
92540 |
0 |
0 |
T3 |
62125 |
62028 |
0 |
0 |
T4 |
133686 |
133681 |
0 |
0 |
T5 |
600935 |
600723 |
0 |
0 |
T8 |
95874 |
95811 |
0 |
0 |
T9 |
691754 |
691686 |
0 |
0 |
T10 |
525494 |
525423 |
0 |
0 |
T11 |
87934 |
87880 |
0 |
0 |
T12 |
491494 |
491433 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1072364029 |
1072226661 |
0 |
2685 |
T1 |
723811 |
723755 |
0 |
3 |
T2 |
92601 |
92537 |
0 |
3 |
T3 |
62125 |
62010 |
0 |
3 |
T4 |
133686 |
133680 |
0 |
3 |
T5 |
600935 |
600700 |
0 |
3 |
T8 |
95874 |
95808 |
0 |
3 |
T9 |
691754 |
691683 |
0 |
3 |
T10 |
525494 |
525420 |
0 |
3 |
T11 |
87934 |
87877 |
0 |
3 |
T12 |
491494 |
491430 |
0 |
3 |