Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1241469016 |
1241344238 |
0 |
0 |
T1 |
1070 |
1009 |
0 |
0 |
T2 |
976696 |
976613 |
0 |
0 |
T3 |
293670 |
293608 |
0 |
0 |
T4 |
324546 |
324488 |
0 |
0 |
T5 |
105270 |
105265 |
0 |
0 |
T6 |
369675 |
369583 |
0 |
0 |
T7 |
883777 |
883586 |
0 |
0 |
T10 |
415663 |
415609 |
0 |
0 |
T11 |
976534 |
976476 |
0 |
0 |
T12 |
909284 |
909224 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1241469016 |
1241330071 |
0 |
2700 |
T1 |
1070 |
1006 |
0 |
3 |
T2 |
976696 |
976610 |
0 |
3 |
T3 |
293670 |
293605 |
0 |
3 |
T4 |
324546 |
324485 |
0 |
3 |
T5 |
105270 |
105265 |
0 |
3 |
T6 |
369675 |
369580 |
0 |
3 |
T7 |
883777 |
883483 |
0 |
3 |
T10 |
415663 |
415606 |
0 |
3 |
T11 |
976534 |
976473 |
0 |
3 |
T12 |
909284 |
909221 |
0 |
3 |