Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
899 |
899 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182676331 |
1182570649 |
0 |
0 |
T1 |
498554 |
498485 |
0 |
0 |
T2 |
217884 |
217878 |
0 |
0 |
T3 |
67102 |
67023 |
0 |
0 |
T4 |
231512 |
231506 |
0 |
0 |
T5 |
76885 |
76823 |
0 |
0 |
T6 |
166079 |
166077 |
0 |
0 |
T9 |
68839 |
68775 |
0 |
0 |
T10 |
525095 |
525045 |
0 |
0 |
T11 |
108179 |
108173 |
0 |
0 |
T12 |
314513 |
314449 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1182676331 |
1182557454 |
0 |
2697 |
T1 |
498554 |
498482 |
0 |
3 |
T2 |
217884 |
217878 |
0 |
3 |
T3 |
67102 |
67020 |
0 |
3 |
T4 |
231512 |
231506 |
0 |
3 |
T5 |
76885 |
76820 |
0 |
3 |
T6 |
166079 |
166077 |
0 |
3 |
T9 |
68839 |
68772 |
0 |
3 |
T10 |
525095 |
525042 |
0 |
3 |
T11 |
108179 |
108173 |
0 |
3 |
T12 |
314513 |
314446 |
0 |
3 |