Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
902 |
902 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1129659043 |
1129556699 |
0 |
0 |
T1 |
77248 |
77162 |
0 |
0 |
T2 |
108430 |
108423 |
0 |
0 |
T3 |
266914 |
266910 |
0 |
0 |
T4 |
501087 |
500970 |
0 |
0 |
T6 |
87024 |
86962 |
0 |
0 |
T7 |
278650 |
278642 |
0 |
0 |
T8 |
181320 |
181313 |
0 |
0 |
T9 |
164647 |
164527 |
0 |
0 |
T10 |
2642 |
2566 |
0 |
0 |
T11 |
68598 |
68526 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1129659043 |
1129543733 |
0 |
2706 |
T1 |
77248 |
77159 |
0 |
3 |
T2 |
108430 |
108422 |
0 |
3 |
T3 |
266914 |
266909 |
0 |
3 |
T4 |
501087 |
500920 |
0 |
3 |
T6 |
87024 |
86959 |
0 |
3 |
T7 |
278650 |
278642 |
0 |
3 |
T8 |
181320 |
181313 |
0 |
3 |
T9 |
164647 |
164494 |
0 |
3 |
T10 |
2642 |
2563 |
0 |
3 |
T11 |
68598 |
68523 |
0 |
3 |