Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
897 |
897 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1212974813 |
1212872019 |
0 |
0 |
T1 |
1369 |
1319 |
0 |
0 |
T2 |
33588 |
33504 |
0 |
0 |
T3 |
310834 |
310794 |
0 |
0 |
T4 |
570170 |
570120 |
0 |
0 |
T5 |
508563 |
508508 |
0 |
0 |
T6 |
107674 |
107667 |
0 |
0 |
T9 |
45279 |
45202 |
0 |
0 |
T10 |
197478 |
197412 |
0 |
0 |
T11 |
765516 |
765441 |
0 |
0 |
T12 |
131145 |
131144 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1212974813 |
1212858351 |
0 |
2691 |
T1 |
1369 |
1316 |
0 |
3 |
T2 |
33588 |
33501 |
0 |
3 |
T3 |
310834 |
310782 |
0 |
3 |
T4 |
570170 |
570117 |
0 |
3 |
T5 |
508563 |
508505 |
0 |
3 |
T6 |
107674 |
107667 |
0 |
3 |
T9 |
45279 |
45199 |
0 |
3 |
T10 |
197478 |
197409 |
0 |
3 |
T11 |
765516 |
765438 |
0 |
3 |
T12 |
131145 |
131144 |
0 |
3 |