Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
903 |
903 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1222337453 |
1222227913 |
0 |
0 |
T1 |
760428 |
760420 |
0 |
0 |
T2 |
135613 |
135558 |
0 |
0 |
T3 |
76391 |
76339 |
0 |
0 |
T4 |
102607 |
102599 |
0 |
0 |
T5 |
75957 |
75904 |
0 |
0 |
T9 |
78190 |
78136 |
0 |
0 |
T10 |
155622 |
155614 |
0 |
0 |
T11 |
470005 |
469941 |
0 |
0 |
T12 |
318332 |
318325 |
0 |
0 |
T13 |
636709 |
636631 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1222337453 |
1222212296 |
0 |
2709 |
T1 |
760428 |
760419 |
0 |
3 |
T2 |
135613 |
135555 |
0 |
3 |
T3 |
76391 |
76336 |
0 |
3 |
T4 |
102607 |
102599 |
0 |
3 |
T5 |
75957 |
75901 |
0 |
3 |
T9 |
78190 |
78133 |
0 |
3 |
T10 |
155622 |
155613 |
0 |
3 |
T11 |
470005 |
469938 |
0 |
3 |
T12 |
318332 |
318324 |
0 |
3 |
T13 |
636709 |
636628 |
0 |
3 |