Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1083612685 |
1083508999 |
0 |
0 |
T1 |
235584 |
235529 |
0 |
0 |
T2 |
139140 |
139089 |
0 |
0 |
T3 |
206876 |
206870 |
0 |
0 |
T4 |
127032 |
127026 |
0 |
0 |
T5 |
66743 |
66689 |
0 |
0 |
T9 |
70725 |
70623 |
0 |
0 |
T10 |
172434 |
172429 |
0 |
0 |
T11 |
363438 |
363357 |
0 |
0 |
T12 |
179470 |
179463 |
0 |
0 |
T13 |
393956 |
393890 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1083612685 |
1083495327 |
0 |
2700 |
T1 |
235584 |
235526 |
0 |
3 |
T2 |
139140 |
139086 |
0 |
3 |
T3 |
206876 |
206870 |
0 |
3 |
T4 |
127032 |
127026 |
0 |
3 |
T5 |
66743 |
66686 |
0 |
3 |
T9 |
70725 |
70605 |
0 |
3 |
T10 |
172434 |
172428 |
0 |
3 |
T11 |
363438 |
363354 |
0 |
3 |
T12 |
179470 |
179463 |
0 |
3 |
T13 |
393956 |
393887 |
0 |
3 |