Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
897 |
897 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1114228044 |
1114130063 |
0 |
0 |
T1 |
643682 |
643632 |
0 |
0 |
T2 |
197547 |
197496 |
0 |
0 |
T3 |
958411 |
958350 |
0 |
0 |
T4 |
69529 |
69456 |
0 |
0 |
T5 |
96057 |
95984 |
0 |
0 |
T6 |
412031 |
411970 |
0 |
0 |
T9 |
33758 |
33701 |
0 |
0 |
T10 |
829 |
775 |
0 |
0 |
T11 |
244443 |
244386 |
0 |
0 |
T12 |
278824 |
278818 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1114228044 |
1114117739 |
0 |
2691 |
T1 |
643682 |
643624 |
0 |
3 |
T2 |
197547 |
197493 |
0 |
3 |
T3 |
958411 |
958347 |
0 |
3 |
T4 |
69529 |
69453 |
0 |
3 |
T5 |
96057 |
95981 |
0 |
3 |
T6 |
412031 |
411967 |
0 |
3 |
T9 |
33758 |
33698 |
0 |
3 |
T10 |
829 |
772 |
0 |
3 |
T11 |
244443 |
244383 |
0 |
3 |
T12 |
278824 |
278818 |
0 |
3 |