Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
898 |
898 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1138379191 |
1138273187 |
0 |
0 |
T1 |
33887 |
33830 |
0 |
0 |
T2 |
162151 |
162143 |
0 |
0 |
T3 |
157742 |
157679 |
0 |
0 |
T4 |
330319 |
330267 |
0 |
0 |
T5 |
186270 |
186264 |
0 |
0 |
T6 |
27082 |
26957 |
0 |
0 |
T9 |
394096 |
394033 |
0 |
0 |
T10 |
226225 |
226218 |
0 |
0 |
T11 |
78227 |
78177 |
0 |
0 |
T12 |
353511 |
353450 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1138379191 |
1138259541 |
0 |
2694 |
T1 |
33887 |
33827 |
0 |
3 |
T2 |
162151 |
162143 |
0 |
3 |
T3 |
157742 |
157676 |
0 |
3 |
T4 |
330319 |
330264 |
0 |
3 |
T5 |
186270 |
186262 |
0 |
3 |
T6 |
27082 |
26939 |
0 |
3 |
T9 |
394096 |
394030 |
0 |
3 |
T10 |
226225 |
226218 |
0 |
3 |
T11 |
78227 |
78174 |
0 |
3 |
T12 |
353511 |
353447 |
0 |
3 |