Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
897 |
897 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1093431031 |
1093328724 |
0 |
0 |
T1 |
111598 |
111593 |
0 |
0 |
T2 |
76358 |
76282 |
0 |
0 |
T3 |
70873 |
70794 |
0 |
0 |
T4 |
31228 |
31134 |
0 |
0 |
T5 |
74335 |
74249 |
0 |
0 |
T6 |
103785 |
103778 |
0 |
0 |
T7 |
100784 |
100782 |
0 |
0 |
T11 |
68502 |
68445 |
0 |
0 |
T12 |
326683 |
326627 |
0 |
0 |
T13 |
954605 |
954541 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1093431031 |
1093315573 |
0 |
2691 |
T1 |
111598 |
111592 |
0 |
3 |
T2 |
76358 |
76279 |
0 |
3 |
T3 |
70873 |
70791 |
0 |
3 |
T4 |
31228 |
31116 |
0 |
3 |
T5 |
74335 |
74246 |
0 |
3 |
T6 |
103785 |
103778 |
0 |
3 |
T7 |
100784 |
100782 |
0 |
3 |
T11 |
68502 |
68442 |
0 |
3 |
T12 |
326683 |
326624 |
0 |
3 |
T13 |
954605 |
954538 |
0 |
3 |