Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1062966626 |
1062857866 |
0 |
0 |
T1 |
101901 |
101799 |
0 |
0 |
T2 |
960 |
892 |
0 |
0 |
T3 |
525552 |
525475 |
0 |
0 |
T4 |
138005 |
137998 |
0 |
0 |
T5 |
69609 |
69559 |
0 |
0 |
T6 |
131165 |
131157 |
0 |
0 |
T10 |
897272 |
897178 |
0 |
0 |
T11 |
127993 |
127987 |
0 |
0 |
T12 |
709223 |
709190 |
0 |
0 |
T13 |
106750 |
106667 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1062966626 |
1062843245 |
0 |
2700 |
T1 |
101901 |
101781 |
0 |
3 |
T2 |
960 |
889 |
0 |
3 |
T3 |
525552 |
525472 |
0 |
3 |
T4 |
138005 |
137998 |
0 |
3 |
T5 |
69609 |
69556 |
0 |
3 |
T6 |
131165 |
131157 |
0 |
3 |
T10 |
897272 |
897175 |
0 |
3 |
T11 |
127993 |
127987 |
0 |
3 |
T12 |
709223 |
709189 |
0 |
3 |
T13 |
106750 |
106664 |
0 |
3 |