Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
903 |
903 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1082132776 |
1082028583 |
0 |
0 |
T1 |
160765 |
160759 |
0 |
0 |
T2 |
1372 |
1315 |
0 |
0 |
T3 |
414797 |
414730 |
0 |
0 |
T4 |
70828 |
70743 |
0 |
0 |
T5 |
78288 |
78190 |
0 |
0 |
T6 |
176506 |
176499 |
0 |
0 |
T7 |
138132 |
138125 |
0 |
0 |
T11 |
105314 |
105309 |
0 |
0 |
T12 |
780 |
708 |
0 |
0 |
T13 |
77070 |
77003 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1082132776 |
1082014895 |
0 |
2709 |
T1 |
160765 |
160759 |
0 |
3 |
T2 |
1372 |
1312 |
0 |
3 |
T3 |
414797 |
414727 |
0 |
3 |
T4 |
70828 |
70740 |
0 |
3 |
T5 |
78288 |
78187 |
0 |
3 |
T6 |
176506 |
176499 |
0 |
3 |
T7 |
138132 |
138125 |
0 |
3 |
T11 |
105314 |
105309 |
0 |
3 |
T12 |
780 |
705 |
0 |
3 |
T13 |
77070 |
77000 |
0 |
3 |