Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
897 |
897 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1151285650 |
1151179803 |
0 |
0 |
T1 |
139754 |
139700 |
0 |
0 |
T2 |
82737 |
82669 |
0 |
0 |
T3 |
40764 |
40706 |
0 |
0 |
T4 |
125723 |
125660 |
0 |
0 |
T5 |
92489 |
92438 |
0 |
0 |
T7 |
526388 |
526330 |
0 |
0 |
T11 |
595529 |
595468 |
0 |
0 |
T12 |
69997 |
69924 |
0 |
0 |
T13 |
155928 |
155922 |
0 |
0 |
T14 |
393949 |
393870 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1151285650 |
1151166595 |
0 |
2691 |
T1 |
139754 |
139697 |
0 |
3 |
T2 |
82737 |
82666 |
0 |
3 |
T3 |
40764 |
40703 |
0 |
3 |
T4 |
125723 |
125657 |
0 |
3 |
T5 |
92489 |
92435 |
0 |
3 |
T7 |
526388 |
526327 |
0 |
3 |
T11 |
595529 |
595465 |
0 |
3 |
T12 |
69997 |
69921 |
0 |
3 |
T13 |
155928 |
155922 |
0 |
3 |
T14 |
393949 |
393867 |
0 |
3 |