Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
903 |
903 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1061668970 |
1061563064 |
0 |
0 |
T1 |
37501 |
37435 |
0 |
0 |
T2 |
115782 |
115702 |
0 |
0 |
T3 |
44454 |
44397 |
0 |
0 |
T4 |
94455 |
94365 |
0 |
0 |
T8 |
103188 |
103102 |
0 |
0 |
T9 |
74146 |
74084 |
0 |
0 |
T10 |
72244 |
72174 |
0 |
0 |
T11 |
539 |
482 |
0 |
0 |
T12 |
394884 |
394825 |
0 |
0 |
T13 |
760428 |
760421 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1061668970 |
1061549249 |
0 |
2709 |
T1 |
37501 |
37432 |
0 |
3 |
T2 |
115782 |
115699 |
0 |
3 |
T3 |
44454 |
44394 |
0 |
3 |
T4 |
94455 |
94347 |
0 |
3 |
T8 |
103188 |
103084 |
0 |
3 |
T9 |
74146 |
74081 |
0 |
3 |
T10 |
72244 |
72171 |
0 |
3 |
T11 |
539 |
479 |
0 |
3 |
T12 |
394884 |
394822 |
0 |
3 |
T13 |
760428 |
760421 |
0 |
3 |