Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
898 |
898 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1085384498 |
1085278289 |
0 |
0 |
T1 |
33759 |
33689 |
0 |
0 |
T2 |
110099 |
109986 |
0 |
0 |
T3 |
642165 |
642068 |
0 |
0 |
T4 |
935280 |
935210 |
0 |
0 |
T5 |
138165 |
138159 |
0 |
0 |
T9 |
34327 |
34242 |
0 |
0 |
T10 |
263001 |
262919 |
0 |
0 |
T11 |
1126 |
1061 |
0 |
0 |
T12 |
197188 |
197131 |
0 |
0 |
T13 |
72671 |
72613 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1085384498 |
1085264562 |
0 |
2694 |
T1 |
33759 |
33686 |
0 |
3 |
T2 |
110099 |
109953 |
0 |
3 |
T3 |
642165 |
642065 |
0 |
3 |
T4 |
935280 |
935207 |
0 |
3 |
T5 |
138165 |
138159 |
0 |
3 |
T9 |
34327 |
34239 |
0 |
3 |
T10 |
263001 |
262916 |
0 |
3 |
T11 |
1126 |
1058 |
0 |
3 |
T12 |
197188 |
197128 |
0 |
3 |
T13 |
72671 |
72610 |
0 |
3 |