Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
902 |
902 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067266843 |
1067154971 |
0 |
0 |
T1 |
338970 |
338946 |
0 |
0 |
T2 |
110499 |
110499 |
0 |
0 |
T3 |
287690 |
287623 |
0 |
0 |
T4 |
120993 |
120973 |
0 |
0 |
T5 |
197632 |
197579 |
0 |
0 |
T6 |
456015 |
455871 |
0 |
0 |
T7 |
33690 |
33612 |
0 |
0 |
T8 |
543440 |
543401 |
0 |
0 |
T9 |
72680 |
72621 |
0 |
0 |
T10 |
288951 |
288900 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1067266843 |
1067140679 |
0 |
2706 |
T1 |
338970 |
338942 |
0 |
3 |
T2 |
110499 |
110499 |
0 |
3 |
T3 |
287690 |
287620 |
0 |
3 |
T4 |
120993 |
120962 |
0 |
3 |
T5 |
197632 |
197576 |
0 |
3 |
T6 |
456015 |
455819 |
0 |
3 |
T7 |
33690 |
33609 |
0 |
3 |
T8 |
543440 |
543394 |
0 |
3 |
T9 |
72680 |
72618 |
0 |
3 |
T10 |
288951 |
288897 |
0 |
3 |