Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
898 |
898 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1145938547 |
1145834205 |
0 |
0 |
T1 |
177906 |
177903 |
0 |
0 |
T2 |
70809 |
70744 |
0 |
0 |
T3 |
76630 |
76573 |
0 |
0 |
T4 |
23812 |
21109 |
0 |
0 |
T5 |
317599 |
317562 |
0 |
0 |
T8 |
588609 |
588541 |
0 |
0 |
T9 |
550124 |
550072 |
0 |
0 |
T10 |
364807 |
364708 |
0 |
0 |
T11 |
393995 |
393927 |
0 |
0 |
T12 |
439379 |
439306 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1145938547 |
1145819960 |
0 |
2694 |
T1 |
177906 |
177903 |
0 |
3 |
T2 |
70809 |
70741 |
0 |
3 |
T3 |
76630 |
76570 |
0 |
3 |
T4 |
23812 |
20986 |
0 |
3 |
T5 |
317599 |
317556 |
0 |
3 |
T8 |
588609 |
588538 |
0 |
3 |
T9 |
550124 |
550069 |
0 |
3 |
T10 |
364807 |
364705 |
0 |
3 |
T11 |
393995 |
393924 |
0 |
3 |
T12 |
439379 |
439303 |
0 |
3 |